Design and Application of a Novel 4-Transistor Chaotic Map with Robust Performance

2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021)(2021)

引用 3|浏览3
暂无评分
摘要
A new one dimensional discrete chaotic map circuit is presented. The design is done in a 45 nm CMOS process but the proposed topology is generally applicable for any technology node. The design is hardware-efficient as it contains only four MOS transistors and offers robust chaotic performance with a wide chaotic range. The chaotic performance is analyzed using bifurcation plot, Lyapunov exponent, correlation coefficient, and sample entropy. These different qualitative and quantitative measures clearly demonstrate excellent ergodic properties across a wide chaotic parameter range. The proposed map is also used in designing a reconfigurable logic generator and its wide chaotic window is shown to significantly enhance the functionality space of the logic generator.
更多
查看译文
关键词
Nonlinear dynamics, chaos, security, discrete map, CMOS, reconfigurable gate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要