Chrome Extension
WeChat Mini Program
Use on ChatGLM

Logic Design and Power Optimization of Floating-Point Multipliers

COMPUTATIONAL INTELLIGENCE AND NEUROSCIENCE(2022)

Cited 0|Views8
No score
Abstract
Under IEEE-754 standard, for the current situation of excessive time and power consumption of multiplication operations in single-precision floating-point operations, the expanded boothwallace algorithm is used, and the partial product caused by booth coding is rounded and predicted with the symbolic expansion idea, and the partial product caused by single-precision floating-point multiplication and the accumulation of partial products are optimized, and the flowing water is used to improve the throughput. Based on this, a series of verification and synthesis simulations are performed using the SMIC-7 nm standard cell process. It is verified that the new single-precision floating-point multiplier can achieve a smaller power share compared to the conventional single-precision floating-point multiplier.
More
Translated text
Key words
power optimization,logic design,floating-point
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined