#AiMES2018_20181002_1400_Low-T-SiGe_Porret

Clement Porret,Andriy Hikavyy, Juan Fernando Gomez Granados, Sylvain Baudot,Anurag Vohra,Bernardette Kunert,Bastien Douhard, Janusz Bogdanowicz,Marc Schaekers,David Kohen, Joe Margetis,John Tolle, Lucas Petersen Barbosa Lima, Amir Sammak,Giordano Scappucci,Erik Rosseel,Robert Langer,Roger Loo

semanticscholar(2018)

引用 0|浏览4
暂无评分
摘要
As CMOS scaling proceeds with sub-10 nm nodes, new architectures and materials are implemented to continue increasing performances at constant footprint. Strained and stacked channels and 3D-integrated devices have for instance been introduced for this purpose. A common requirement for these new technologies is a strict limitation in thermal budgets to preserve the integrity of devices already present on the chips. We present our latest developments on low-temperature epitaxial growth processes, ranging from channel to source/drain applications for a variety of devices and describe options to address the upcoming challenges.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要