Chrome Extension
WeChat Mini Program
Use on ChatGLM

Single-Event Gate Rupture Hardened Structure for High-Voltage Super-Junction Power MOSFETs

IEEE Transactions on Electron Devices(2021)

Cited 7|Views12
No score
Abstract
This article presents design for a 650-V super-junction (SJ) power metal–oxide–semiconductor field effect transistor (MOSFET) which improves tolerance to both single-event burnout (SEB) and single-event gate rupture (SEGR). Experimental measurements of SEGR in a generic commercial planar gate SJ device are used to validate the accuracy of the design. In an SJ device with a planar gate, reducing the neck width improves the tolerance to gate rupture but significantly changes the electrical device characteristics. The trench gate SJ device design is shown to overcome this problem. A buffer layer and larger P + -plug are added to the trench gate SJ power transistor to improve SEB tolerance. The proposed trench gate structure improves the SEGR survivability by a factor of 10.
More
Translated text
Key words
Heavy ion,power metal–oxide–semiconductor field effect transistor (MOSFET),single-event burnout (SEB),single-event effect (SEE),single-event gate rupture (SEGR),single-event hardening,super-junction (SJ),technology computer-aided design (TCAD) simulation
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined