Pre-Pdk Block-Level Ppac Assessment Of Technology Options For Sub-7nm High Performance Logic

L. Liebmann,G. Northrop, M. Facchini,L. Riviere-Cazaux, Z. Baum, N. Nakamoto, K. Sun,D. Chanemougame,G. Han,V. Gerousis

DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XII(2018)

Cited 3|Views0
No score
Abstract
This paper describes a rigorous yet flexible standard cell place-and-route flow that is used to quantify block-level power, performance, and area trade-offs driven by two unique cell architectures and their associated design rule differences. The two architectures examined in this paper differ primarily in their use of different power-distribution-networks to achieve the desired circuit performance for high-performance logic designs. The paper shows the importance of incorporating block-level routability experiments in the early phases of design-technology co-optimization by reviewing a series of routing trials that explore different aspects of the technology definition. Since the electrical and physical parameters leading to critical process assumptions and design rules are unique to specific integration schemes and design objectives, it is understood that the goal of this work is not to promote one cell-architecture over another, but rather to convey the importance of exploring critical trade-offs long before the process details of the technology node are finalized to a point where a process design kit can be published.
More
Translated text
Key words
place-and-route, inset power-staple, shared power-rail, block-level PPAC
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined