Silicon Photonic Integrated Circuit For Co-Packaging With Switch Asic

S. Fathololoumi, D. Hui, S. Jadhav,K. Nguyen,M. N. Sakib,Z. Li,H. Mahalingam,S. Amiralizadeh, N. N. Tang, H. Frish, L. Liao

SILICON PHOTONICS XVI(2021)

引用 2|浏览2
暂无评分
摘要
Data center IP traffic is doubling every 2.5 years, driving the need to scale connectivity bandwidth on a similar cadence. At higher data rates the electrical link reach shrinks but energy efficiency does not improve significantly. Co-packaging optics close to ASICs enables data throughput scaling by reducing the SERDES power and hence overall power due to shorter electrical channels. Despite the advantages, co-packaging optics next to electronics can be challenging. This paper reviews Intel's advancements in demonstrating industry's first fully operational Silicon Photonic integrated circuit co-packaged with switch ASICs, describing in detail component level, integrated photonic integrated circuit (PIC) level, and transceiver module level design and performance.
更多
查看译文
关键词
integrated optoelectronics, optical fiber communication, silicon photonics, co-packaged optics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要