Low Frequency Noise Performance Of Horizontal, Stacked And Vertical Silicon Nanowire Mosfets

SOLID-STATE ELECTRONICS(2021)

引用 7|浏览5
暂无评分
摘要
The low frequency noise performance of Gate-All-Around Nanowire (NW) or Nanosheet (NS) Metal-OxideSemiconductor Field-Effect Transistors (MOSFETs) is investigated, taking account of the impact of the device architecture, i.e., junctionless (JL) versus inversion-mode (IM) and process variations for the gate metal. The horizontal devices are characterized by 1/f noise, dominated by the number fluctuation mechanism, so that the power spectral density (PSD) is directly proportional with the trap density in the gate stack. The average 1/f noise PSD is becoming smaller going from single NW transistors on Silicon-on-Insulator substrates, to stacked horizontal NS devices on bulk silicon and, finally, vertical NWFETs with a substrate source contact. At low currents and frequencies below 1 kHz the 1/f noise in the vertical NWs is, in contrast to the horizontal devices, controlled by mobility fluctuations. In these devices white noise is observed above 1 kHz.
更多
查看译文
关键词
Gate-All-Around, Nanowires, Nanosheets, Low-frequency noise, Silicon MOSFETs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要