System level power consumption modeling and optimization for coarse-grained reconfigurable architectures

2016 International Conference on Integrated Circuits and Microsystems (ICICM)(2016)

引用 5|浏览2
暂无评分
摘要
Coarse Grained Reconfigurable Architectures (CGRAs) are promising platform because of its high performance and low cost. With the popularization of CGRAs, low power design has become one of the most challenging tasks to concern. This paper presents an improved instruction level power estimation model at the system-level as a platform for power optimization. With this model, we adopt a modified resource-monitoring heuristic on instruction level to reduce power consumption. Experiment shows our proposed approach could reduce the power by 22.9% on average with only 3.9% decreasing performance.
更多
查看译文
关键词
CGRA,low-power optimization,System-level power model,Resource-Saving compile flow
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要