Lowering the Dark Count Rate of SPAD Implemented in CMOS FDSOI Technology

2019 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)(2019)

引用 3|浏览2
暂无评分
摘要
This article presents an optimization study aiming at decreasing the Dark Count Rate (DCR) of Single Photon Avalanche Diodes (SPAD) implemented in CMOS Fully Depleted Silicon-On-Insulator (FDSOI) technology. SPAD realized in standard FDSOI process exhibits high DCR due to high band-to-band tunneling. We show by TCAD simulations associated with some post-processed data that SPAD with much lower DCR (5 orders of magnitudes lower) can be achieved by a single implant modification in the fabrication process.
更多
查看译文
关键词
SPAD,CMOS FDSOI,DCR,TCAD simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要