Low-power dual-modulus frequency divider by 4/5 up to 13-GHz in 0.13μm CMOS

2017 IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, ANTENNAS, COMMUNICATIONS AND ELECTRONIC SYSTEMS (COMCAS)(2017)

引用 4|浏览1
暂无评分
摘要
This paper presents a dual-modulus flip-flop-based frequency divider with programmable division ratios by 4/5 designed in a 0.13 μm CMOS technology. The divider is based on a modified CML D-latch topology, for high speed operation and a low power consumption. The AND gates used for realization of dual-modulus operation are integrated directly into the D-latches to achieve low power consumption and minimum gate delay. This modified circuit topology is verified in measurement, exhibiting operation up to 13 GHz. A broadband output buffer is included to drive a 50 Ω measurement equipment. The divider by 4/5 including a 50 Ω buffer draws 21 mA from a single 1.5 V supply. The active circuit including buffer consumes a chip area of only 130 μm × 72 μm.
更多
查看译文
关键词
modified CML D-latch topology,dual-modulus operation,minimum gate delay,CMOS technology,low-power dual-modulus frequency divider,size 0.13 mum,frequency 13.0 GHz,current 21.0 mA,voltage 1.5 V,size 130.0 mum,size 72.0 mum
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要