谷歌浏览器插件
订阅小程序
在清言上使用

An Fpga Based High Speed Ieee-754 Double Precision Floating Point Multiplier U Sing Verilog

2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013)(2013)

引用 0|浏览1
暂无评分
摘要
Floating Point (FP) multiplication is widely used in large set of scientific and signal processing computation. Multiplication is one of the common arithmetic operations in these computations. A high speed floating point double precision multiplier is implemented on a Virtex-6 FPGA. In addition, the proposed design is compliant with IEEE-754 format and handles over flow, under flow, rounding and various exception conditions. The design achieved the operating frequency of 414.714 MHz with an area of 648 slices.
更多
查看译文
关键词
Double precision, Floating point, Multiplier, FPGA, IEEE-754
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要