Process Context Based Wafer Level Grouping Control-- An Advanced Overlay Process Correction Designed For Dram 1z Nm Node In High Volume Manufacturing

Linmiao Zhang, William Susanto, Katsumasa Takahashi,Albert Chen, Tim Tang, Yi Zou,Chenxi Lin,Simon Hastings,Samee Ur Rehman,Manouk Rijpstra, Alfonso Sun

METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXIV(2020)

引用 2|浏览2
暂无评分
摘要
On Product Overlay (OPO) is a critical budget for advanced lithography. LithoInSight (LIS), an ASML application product, has proven to improve the ability of advanced process control (APC) for overlay with accurate fingerprint estimation and optimized scanner correction. It is now often used as Process of Record (PoR) for performing chuck/lot based run-to-run (R2R) control in a High Volume Manufacturing (HVM) environment. In order to further improve the on-product performance given the ever-tightening overlay spec. in advanced nodes, the question of how to reduce wafer-to-wafer process-induced variation has been asked frequently. Studies have shown that the wafer-to-wafer overlay variation is driven by certain critical process contexts. Aiming to bring a solution to the HVM phase, the ASML and Micron Data Science teams developed a Wafer Level Grouping Control (WLGC) methodology to perform overlay control given the process context information. This methodology has been implemented in one of the Micron production fabs, and demonstrated both reduced wafer-to-wafer (W2W) overlay variation and improved device yield on a yield-critical layer for a product from Micron 1z DRAM node.
更多
查看译文
关键词
Overlay, Advanced process correction, Wafer level control
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要