A BCH error correction scheme applied to FPGA with embedded memory

FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING(2021)

引用 4|浏览3
暂无评分
摘要
Given the potential for bit flipping of data on a memory medium, a high-speed parallel Bose-Chaudhuri-Hocquenghem (BCH) error correction scheme with modular characteristics, combining logic implementation and a look-up table, is proposed. It is suitable for data error correction on a modern field programmable gate array full with on-chip embedded memories. We elaborate on the optimization method for each part of the system and analyze the realization process of this scheme in the case of the BCH code with an information bit length of 1024 bits and a code length of 1068 bits that corrects the 4-bit error.
更多
查看译文
关键词
Error correction algorithm,Bose-Chaudhuri-Hocquenghem (BCH) code,Field programmable gate array (FPGA),NAND flash
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要