A 6.94-Fj/Conversion-Step 12-Bit 100-Ms/S Asynchronous Sar Adc Exploiting Split-Cdac In 65-Nm Cmos

IEEE ACCESS(2021)

引用 9|浏览12
暂无评分
摘要
This paper presents a 12-bit 100-MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) for low-power wireless and imaging systems. A split-capacitor digital-to-analog converter (CDAC) structure is adopted for reducing the core area and improving the sampling speed. The linearity of the CDAC is calibrated by programming the least-significant-bits (LSBs) dummy capacitor. The unit capacitor in the CDAC array is customized for higher symmetry and reducing their mismatch. Our SAR ADC is based on asynchronous logic, and its timing is controlled by a delaying block in the critical path. The prototype is fabricated in a 65-nm CMOS process with a 1.2 V supply and occupies an active area of 0.029 mm(2). With a 100-MS/s sampling rate, the measured ENOB scores 10.17 bits for 1.5 MHz input with a figure-of-merit (FoM) of 6.94 fJ/conversion-step. It can achieve 8.83 bits for Nyquist input signal.
更多
查看译文
关键词
Capacitors, Linearity, Bridge circuits, Logic arrays, Parasitic capacitance, Control systems, Registers, Successive approximation register (SAR) analog-to-digital converter (ADC), CMOS, split-CDAC, customized unit capacitor, asynchronous logic, figure-of-merit (FoM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要