Low-Power 60GHz Receiver with an Integrated Analog Baseband for FMCW Radar Applications in 28nm CMOS Technology

2021 IEEE 20th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)(2021)

引用 2|浏览1
暂无评分
摘要
This paper presents a highly-integrated low-power 57 - 64 GHz receiver realized in a 28 nm bulk CMOS technology. The receiver chip integrates RF front-end and analog baseband (ABB), designed specifically for short-range frequency-modulated continuous wave (FMCW) radar systems. The RF front-end includes an LNA, a passive mixer and a transimpedance amplifier (TIA), while the analog signal processing chain consists of an active high-pass-filter (HPF), programmable gain amplifier (PGA) and 4th order anti-aliasing filter (AAF). To enhance the temperature stability, constant g m biasing is implemented. Furthermore, DTMOS technique is used to make biasing more robust against PVT variations. The receiver achieves peak conversion gain of 77 dB and overall noise figure of 13 dB, with the ABB contribution. The chip including pads occupies an area of only 700 μm × 625 μm. The circuit is operated from a single 0.9 V supply and draws 44 mA for the RF front-end and 2.2 mA for the ABB chain, resulting in 42 mW.
更多
查看译文
关键词
receiver chip,short-range frequency-modulated continuous wave radar systems,RF front-end,analog signal processing,low-power receiver,integrated analog baseband,FMCW radar applications,CMOS technology,4th order antialiasing filter,AAF,DTMOS technique,passive mixer,transimpedance amplifier,active high-pass-filter,programmable gain amplifier,current 44.0 mA,current 2.2 mA,power 42.0 mW,frequency 57.0 GHz to 64.0 GHz,frequency 60.0 GHz,size 28.0 nm,size 700.0 mum,size 625.0 mum,voltage 0.9 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要