A Self-Bias Nand Gate And Its Application To Non-Overlapping Clock Generator For Extremely Low-Voltage Cmos Lsis

JAPANESE JOURNAL OF APPLIED PHYSICS(2021)

引用 2|浏览3
暂无评分
摘要
This paper presents a self-bias NAND (SBNAND) gate and its application to a non-overlapping (NOL) clock generator for extremely low-voltage CMOS LSIs. The SBNAND, consisting of a main NAND gate and feedback inverter, improves the output performance at extremely low supply voltage V-DD by controlling the body-bias voltages V-BS of the main NAND gate. Measurements of a proof-of-concept chip demonstrated that our proposed NOL clock generator using SBNANDs can operate at the extremely low V-DD of 60 mV.
更多
查看译文
关键词
low-voltage circuit design, NAND gate, non-overlapping clock generator, energy harvesting
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要