A 17.7-pJ/Cycle ECG Processor for Arrhythmia Detection with High Immunity to Power Line Interference and Baseline Drift

2020 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2020)

引用 9|浏览3
暂无评分
摘要
A full-customized electrocardiograph (ECG) processor for arrhythmia detection is proposed in this paper, which is composed of detection engine, circulated buffer, register bank and instruction/data interfaces. The processor, which is fed by 0.9-V parallel digitized ECG signals, generates stamp pulses of detected QRS-complexes and arrhythmia location by searching for local extremes of signal derivative with self-adaptive thresholds. The precision (Pre) and sensitivity (Sen) of the proposed algorithm are 99.1% and 96.9% respectively. The extra false positive (FP) rate of proposed ASIC-implemented ECG processor is extremely low even with power-line interference (PLI) of 0.0663 Vp and/or rail-to-rail baseline drift (R2R BLD). The processor stands out for its relatively low power consumption of 17.7 pJ/cycle with superior robustness to interferences compared to other designs in literature.
更多
查看译文
关键词
ECG processor,arrhythmia detection,interference,adaptive algorithm,ASIC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要