Efficient Check Node Unit Architecture for Non-binary Quasi-Cyclic LDPC Codes.

ISOCC(2020)

引用 1|浏览1
暂无评分
摘要
In this paper, an efficient check node unit (CNU) architecture with a high output message compression ratio is introduced in order to reduce the hardware resources requirement for non-binary low-density parity-check (NB-LDPC) decoder. The new compression technique is proposed by observing the intrinsic message, where $\\boldsymbol{L}$ intrinsic messages are able to reduce to $S(S group representative values. The hardware implementation results show that the proposed design is able to achieve the lowest hardware consumption and a better clock frequency compared with its predecessors.
更多
查看译文
关键词
non-binary low-density parity-check codes (NB-LDPC), trellis min-max (TMM), error-correction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要