An Ultra-Low-Power Image Signal Processor for Hierarchical Image Recognition With Deep Neural Networks

IEEE Journal of Solid-State Circuits(2021)

引用 6|浏览40
暂无评分
摘要
We propose an ultra-low-power (ULP) image signal processor (ISP) that performs on-the-fly in-processing frame compression/decompression and hierarchical event recognition to exploit the temporal and spatial sparsity in an image sequence. This approach reduces energy consumption spent processing and transmitting unimportant image data to achieve a 16 × imaging system energy gain in an intruder detection scenario. The ISP was fabricated in 40-nm CMOS and consumes only 170 μW at 5 frames/s for neural network-based intruder detection and 192 × compressed image recording.
更多
查看译文
关键词
Deep neural network (DNN),energy-efficient processor,event recognition,image compression,image signal processor (ISP)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要