Are Extended Defects a Show Stopper for Future III-V CMOS Technologies

C. Claeys, P-C Hsu, L. He,Y. Mols,R. Langer,N. Waldron,G. Eneman,N. Collaert, M. Heyns, E. Simoen

Journal of Physics Conference Series(2019)

Cited 0|Views1
No score
Abstract
The paper briefly reviews some of the present-day state-of-the art III-V devices processed on a Si platform reported in the literature, before addressing defect engineering aspects for III-V processing on a Si substrate from both a structural and electrical performance perspective. The identification of the extended defects will be illustrated by some case studies based on leakage current and lifetime investigations, Deep Level Transient Spectroscopy (DLTS) analysis and low frequency noise spectroscopy. Information on the basic defect parameters can be used as input for TCAD simulation of the electrical device performance, enabling a further optimization of the materials' growth and process conditions.
More
Translated text
Key words
defects,show stopper
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined