Timing Errors in STA-based Gate-Level Simulation

2020 26th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)(2020)

引用 7|浏览4
暂无评分
摘要
In this paper, we demonstrate that conventional STA-based, functional, gate-level simulation of asynchronous circuits with cycles is only as accurate as the STA engine used. This is, firstly because cycle cuts create local slew errors at cutpoints, and secondly because slew propagation may not be upper-bounded across multiple cut points in the same cycle. The use of an ASTA engine, which does not cut cycles, and properly bounds slews across cycles is a possible solution, which can indeed serve as an upper bound over SPICE, transistor level similations. We contrast STA and ASTA-based SDF-annotated gate-level simulation results, with transistor level SPICE results, and demonstrate the impact of timing errors.
更多
查看译文
关键词
EDA,Static Timing Analysis,Asynchronous Systems,Mixed Synchronous Systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要