Kite: A Family Of Heterogeneous Interposer Topologies Enabled Via Accurate Interconnect Modeling

PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC)(2020)

引用 46|浏览41
暂无评分
摘要
Recent advances in die-stacking and 2.5D chip integration technologies introduce in-package network heterogeneities that can complicate the interconnect design. Integrating chiplets over a silicon interposer offers new opportunities of optimizing interposer topologies. However, limited by the capability of existing network-on-chip (NoC) simulators, the full potential of the interposer-based NoCs has not been exploited. In this paper, we address the shortfalls of prior NoC designs and present a new family of chiplet topologies called Kite. Kite topologies better utilize the diverse networking and frequency domains existing in new interposer systems and outperform the prior chiplet topology proposals. Kite decreased synthetic traffic latency by 7% and improved the maximum throughput by 17% on average versus Double Butterfly and Butter Donut, two previous proposals developed using less accurate modeling.
更多
查看译文
关键词
double butterfly,butter donut,synthetic traffic latency,frequency domains,interposer systems,diverse networking,Kite topologies,chiplet topologies,prior NoC designs,interposer-based NoCs,network-on-chip simulators,silicon interposer,interconnect design,in-package network heterogeneities,die-stacking,accurate interconnect modeling,heterogeneous interposer topologies,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要