谷歌浏览器插件
订阅小程序
在清言上使用

Understanding and Mitigating Stress Memorization Technique of Induced Layout Dependencies for NMOS HKMG Device

IEEE Journal of the Electron Devices Society(2021)

引用 3|浏览14
暂无评分
摘要
For the first time, this research addresses the notable layout proximity effects induced by stress memorization technique in planer high-k/Metal gate NMOS device systematically, including width effect, different shallow trench spacing effect, and length of diffusion effect. Based on the oxygen diffusion mechanism analysis of layout proximity effects in high-k/Metal gate NMOS device, an optimized process is proposed to suppress the layout dependency. The experiment result indicates that modified low temperature stress memorization technique process can suppress layout dependency efficiently without performance degradation of the devices.
更多
查看译文
关键词
MOSFET,Logic gates,Layout,Annealing,Stress,High-k dielectric materials,Performance evaluation,Layout proximity effects,high-k HfO&#8322,stress memorization technique,Al diffusion
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要