Towards ultimate scaling of LDMOS with Ultralow Specific On-resistance

2020 32nd International Symposium on Power Semiconductor Devices and ICs (ISPSD)(2020)

Cited 9|Views2
No score
Abstract
This paper presents the silicon demonstration of a novel Trench MOSFET with ultra-low specific on-resistance Ron*A. With drain and source contact placement at the top silicon surface, our device combines the benefits of vertical current flow as leveraged in discrete power devices with ease of CMOS platform integration that has been a key advantage of LDMOS transistors commonly used in BCD technologies. Our unique process flow provides for an asymmetric placement of the field-plate inside the trench enabling best-in-class performance of Ron* $\mathrm{A}=53\mathrm{m} \Omega$ mm2 with a break-down voltage BV=127V. The performance is greater than 2 times compared to the best BCD technology and similar to the record performance of Ref [2] with a simpler process.
More
Translated text
Key words
LDMOS,Trench,RON*A
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined