A 2-Tier Embedded 3d Capacitor With High Aspect Ratio Tsv

2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020)(2020)

引用 3|浏览6
暂无评分
摘要
This paper describes the concept and demonstration of a 2-tier MIMIM capacitor that can be placed around a TSV. By fabricating the metal-insulator-metal-insulator-metal (MIMIM) capacitor around the TSV, more than 30x increase in capacitance over a planar capacitor occupying the same planar area can be achieved. High-k dielectric, HfO2 is deposited using Atomic Layer Deposition (ALD) process for good and uniform coverage required in TSV. By employing an insulator with large dielectric constant (with reference to SiO2), capacitance can be increased significantly. Thermomechanical simulations have verified that there is little impact to the stress induced in the Si and Keep-Out-Zone (KOZ) of TSVs around which the MIMIM capacitor is embedded.
更多
查看译文
关键词
TSV, embedded capacitor, MIM, capacitance
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要