HKMG all Last to Meet 20nm Logic Device Challenge

ECS Transactions(2013)

Cited 1|Views5
No score
Abstract
In this paper, we studied High-K & Metal Gate (HKMG) all last process for sub-28nm logic device, including gate insulator Tinv, gate leakage, hysteresis, device mobility, Gate Oxide Integrity (GOI) etc. We also evaluated the different interface layer of chemical oxide and conventional thermal oxide. Compared to the high-K first approach, the high-K last process can significantly improve gate insulator performance to meet the 20nm logic device requirements.
More
Translated text
Key words
Low-Power Testing
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined