Reconfigurable Fault Tolerant Processor on a SRAM based FPGA

Bhargav Shashidhara,Shrikant Jadhav,Young Soo Kim

2020 IEEE International Conference on Electro Information Technology (EIT)(2020)

引用 4|浏览4
暂无评分
摘要
The hardware of the satellite system is mission-critical of the whole system. The commercial off-the-shelf (COTS) components are commonly used in satellite systems due to their low cost. They are not hardened to withstand the space-born radiation, and thus, may fail, jeopardizing the entire mission. In low-cost satellite systems such as CubeSat, the reliability of the system can be greatly enhanced by applying fault tolerant design to the hardware architectures. This paper developed a configurable fault-tolerant system which consists of a majority voter circuit designed for masking and elimination of the induced soft errors and a memory scrubbing block designed to correct the faults induced and prevent system failure.
更多
查看译文
关键词
TMR,FPGA,fault tolerant design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要