Chrome Extension
WeChat Mini Program
Use on ChatGLM

A 2.9 GHz CMOS Phase-Locked Loop with Improved Ring Oscillator

2019 IEEE MTT-S International Wireless Symposium (IWS)(2019)

Cited 1|Views6
No score
Abstract
In this paper, a 2.9 GHz phase-locked loop (PLL) based on a three-stage CMOS ring oscillator is presented. A simplified ring voltage-controlled oscillator is used in the PLL fabricated in 110-nm CMOS technology. The delay cell of the VCO only consists of six transistors and the wide tuning range of the proposed ring VCO is from 1.6 GHz to 7.8 GHz. At 1.2V supply voltage, the PLL consumes 13mW at 2.9 GHz output. The worst-case in-band phase noise of the measured PLL is -98 dBc/Hz while the ring oscillator phase noise is -92 dBc/Hz at 1MHz offset.
More
Translated text
Key words
phase-locked loop (PLL), ring oscillator, voltage- controlled oscillator (VCO), phase noise
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined