Modeling Framework For Transistor Aging Playback In Advanced Technology Nodes

I. Meric,S. Ramey,S. Novak, S. Gupta, S. P. Mudanai,J. Hicks

2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS)(2020)

Cited 12|Views17
No score
Abstract
With continuous channel length scaling and ongoing demand for higher operating frequencies, HCI degradation and combining BTI and HCI aging mechanisms in compact aging models becomes important for accurately capturing end-of-life circuit behavior. We have developed an aging playback model that can replay aged transistor I-V characteristics over a large bias range including both mechanisms. The model uses the transistor V-T shift, mobility degradation, and a localization coefficient to combine the impact of individual BTI and HCI components. It can be used for both NMOS and PMOS, as well as logic and I/O devices and is part of Intel process design kits.
More
Translated text
Key words
Aging, BTI, hot carrier, modeling, reliability
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined