Silicon Reliability Characterization of Intel’s Foveros 3D Integration Technology for Logic-on-Logic Die Stacking

Chetan Prasad,Sunny Chugh,Hannes Greve, I-chen Ho,Enamul Kabir, Cheyun Lin,Mahjabin Maksud, Steven R. Novak, Benjamin Orr, Keun Woo Park,Anthony Schmitz,Zhizheng Zhang,Peng Bai,Doug B. Ingerly, Emre Armagan, Hsinwei Wu,Patrick Stover, Lance Hibbeler, Michael O’Day,Daniel Pantuso

2020 IEEE International Reliability Physics Symposium (IRPS)(2020)

引用 11|浏览8
暂无评分
摘要
This work presents silicon reliability characterization of Intel’s Foveros three-dimensional (3D) logic-on-logic stacking technology implemented on the 22FFL process node. Simulations and data demonstrate mechanical strain safe zones around Through Silicon Vias (TSVs). Evaluations of TSV impact on transistor, interconnect, and defect reliability are reported with a Si technology focus. TSV and bump architectures pass thermomechanical assessments on the final optimized process flow. Foveros 3D stacking technology is shown to exhibit robust silicon reliability.
更多
查看译文
关键词
Foveros,3D Stacking,Logic Die Stacking,Stacked Die,Face-to-Face Bond,Heterogeneous Integration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要