Performance and reliability degradation of CMOS Image Sensors in Back-Side Illuminated configuration

IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY(2020)

引用 0|浏览4
暂无评分
摘要
We present a systematic characterization of wafer-level reliability dedicated test structures in Back-Side-Illuminated CMOS Image Sensors. Noise and electrical measurements performed at different steps of the fabrication process flow, definitely demonstrate that the wafer flipping/bonding/thinning and VIA opening proper of the Back-Side-Illuminated configuration cause the creation of oxide donor-like border traps. Respect to conventional Front-Side-Illuminated CMOS Image Sensors, the presence of these traps causes degradation of the transistors electrical performance, altering the oxide electric field and shifting the flat-band voltage, and strongly degrades also reliability. Results from Time-Dependent Dielectric Breakdown and Negative Bias Temperature Instability measurements outline the impact of those border traps on the lifetime prediction.
更多
查看译文
关键词
Logic gates,Charge pumps,Semiconductor device reliability,Metals,Through-silicon vias,Frequency measurement,Backside CMOS image sensors,gate oxide traps,performance and reliability degradation,noise and charge pumping measurements,lifetime prediction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要