A 1.2V 86dB SNDR 500kHz BW Linear-Exponential Multi-Bit Incremental ADC Using Positive Feedback in 65nm CMOS

2019 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2019)

引用 7|浏览62
暂无评分
摘要
This paper presents a linear-exponential two-phase multi-bit incremental ADC (IADC). The exponential integration in the proposed IADC is generated by positively feedback the integrator output to the input, which can accumulate the signals stably due to the reset operation in IADC. To avoid the nonlinearity due to the signal-dependent charge injected from the reference, this work separates the sampling capacitor and the DAC capacitor. It will relax the requirement of reference buffer for fast-settling under a high sample rate. Then, we reconfigure the DAC capacitor to directly offer the exponential integration, resulting in saving in the usage of integration capacitor with a compact implementation. The linear-exponential two-phase scheme provides data-weighted-averaging-friendly weighting function to suppress the multi-bit DAC mismatch error. Fabricated in a 65nm CMOS under 1.2 V supply and clocked at 128MHz, the ADC achieves an SNDR/DR/SFDR of 86.02/94.6/103.03dB with 500kHz BW, 20mW & 0.26mm 2 , resulting in FoMs of 168.57dB.
更多
查看译文
关键词
Linear-exponential,Multi-Bit Incremental ADC,Data Weighted Averaging,Positive Feedback
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要