14nm FinFET process technology platform for over 100M pixel density and ultra low power 3D Stack CMOS Image Sensor

Donghee Yu,Jong-Won Choi,Sangil Jung,Minho Kwon,Il-Seon Ha, Chaesung Kim,Sanghyun Cho,Seunghyun Lim,Won-Woong Kim,Moo-Young Kim,Seonghye Park, Choong jae Lee,Ki-Don Lee,Rakesh Ranjan,Shigenobu Maeda,Gitae Jeong, Myounkyu Park,Junghwan Park, Seungju Hwang, Joonhyung Lee, Sunghun Yu, Hyunjung Shin,ByoungHo Kim

2019 IEEE International Electron Devices Meeting (IEDM)(2019)

引用 3|浏览5
暂无评分
摘要
CMOS Image Sensor(CIS) products need higher voltage device and better analog characteristics than conventional SOC & Logic products. This work presents newly developed 14nm FinFET process with 2.xV high voltage FinFET device characteristics showing excellent analog and low power digital characteristics comparing to 28nm planar process. Gm is improved by 30% and 67% in FinFET process for NMOS and PMOS, respectively. Rout characteristics increased by 40 times and 6 times over 28nm planar process. Interface state density(Nit) improved by more than 40% and flicker noise characteristics also improved by 64% and 42% for NMOS and PMOS, respectively. Digital logic Transistor ion-ioff performance improved by by 32% and by 211% for NMOS and PMOS, respectively compared to 28nm planar device and the chip power consumption of digital logic functional block reduced by 34% in real Si of 12M pixel product. 14nm FinFET process expected to improve power consumption by 42% in 144M pixel density.
更多
查看译文
关键词
CMOS Image Sensor,FinFET,3D Stack CIS
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要