Applications of Test Techniques for Improving Silicon to Pre-Silicon Timing Correlation

Reecha Jajodia, Sarvesh Sharma, Jaison Kurien,Kevin Zhou,Tezaswi Raja,P Manikandan, Kartik Joshi,Prashant Singh, Vinayak Srinath, J.E. Colburn

2019 IEEE International Test Conference India (ITC India)(2019)

引用 0|浏览24
暂无评分
摘要
Static Timing Analysis tools are used during design timing closure for 1) predicting the failing frequency of timing critical paths and 2) determining the relative order of criticality of the paths. However, there is often a mismatch in maximum frequency (Fmax) predicted by STA tool and Fmax observed in silicon even after removing the added worst-case margins. Moreover, the timing slack histogram of critical paths reported by STA tool is typically steep and can mismatch the actual failing path histogram in silicon which is more gradual. This mismatched path ordering results in wasted timing closure effort on paths which are not the frequency limiters. The device Fmax can be improved if real critical paths as observed in silicon can be determined during design. We describe two methodologies in this work that use traditional test patterns to identify the reasons for mismatch between silicon and STA tool data. 1) Path Delay patterns are used to correlate Fmax of paths. 2) Transition patterns are used to correlate the slack based ordering of paths. As part of this work, we also developed a timing methodology that complements traditional STA which will address this mismatch.
更多
查看译文
关键词
silicon correlation,timing closure,test methodology,ATPG,DFT
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要