CAAC-IGZO FET/Si-FET hybrid structured analog multiplier and vector-by-matrix multiplier for neural network

JAPANESE JOURNAL OF APPLIED PHYSICS(2020)

引用 8|浏览4
暂无评分
摘要
An analog multiplier with a hybrid structure where crystalline oxide semiconductor (OS), specifically c-axis-aligned crystalline In-Ga-Zn oxide, based FETs (OS-FETs) are stacked on Si-FETs is fabricated. The analog multiplier demonstrates favorable multiplier characteristics such as high linearity, long data retention, and small device-to-device variation. An analog vector-by-matrix multiplier composed of the analog multiplier and an offset circuit formed of a programmable current source and a programmable current sink with the hybrid structure isisproposed. The validity of the proposed analog vector-by-matrix multiplier verified by employing it in a neural network trained to recognize handwritten digits. According to the circuit simulation results, the analog vector-by-matrix multiplier allows the network to achieve adequately high recognition accuracy, suggesting the suitability of the multiplier for running neural networks. (C) 2020 The Japan Society of Applied Physics.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要