Monolithic Co-Integration Of Iii-V Materials Into Foundry Si-Cmos In A Single Chip For Novel Integrated Circuits

2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON)(2019)

引用 0|浏览21
暂无评分
摘要
This paper presents an overview of the SMART-LEES (Singapore MIT Alliance for Research and Technology - Low Energy Electronic Systems) research program that has been on-going in the past 8 years. The program is directed towards monolithic co-integration of III-V materials into Si-CMOS 200-mm foundry wafers in a single chip, which would open doors for many novel integrated circuit (IC) applications, including GaN and InGaAs high electron-mobility transistors (HEMTs), light-emitting diodes (LEDs), heterojunction bipolar transistors (HBTs), hybrid III-V/Si circuit components, as well as scalable radio-frequency (RF) compact models (CMs).
更多
查看译文
关键词
Singapore MIT alliance for research and technology-low energy electronic systems research program,Si-CMOS foundry wafers,heterojunction bipolar transistors,integrated circuit applications,SMART-LEES,single chip,Foundry Si-CMOS,monolithic co-integration,Si,GaN,InGaAs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要