A Pvt Variation-Tolerant Static Single-Phase Clocked Dual-Edge Triggered Flip-Flop For Aggressive Voltage Scaling

IEICE ELECTRONICS EXPRESS(2019)

引用 4|浏览1
暂无评分
摘要
A novel static single-phase clocked (SSPC) dual-edge triggered flip-flop (DET-FF) is proposed to allow energy-efficient operation with aggressive voltage scaling. By employing two static latches with a single-phase clock, contention and clock phase mismatch is avoided, which significantly improves tolerance to PVT variations. The post-layout simulation performed with 28 nm CMOS technology shows that the proposed SSPC DET-FF consumes less power and has significantly better power-performance trade off (PDP) than prior-art DET-FFs. Our Monte Carlo analysis also showed that its supply voltage can be aggressively scaled down to 0.3 V even with PVT variations.
更多
查看译文
关键词
flip-flop, dual-edge triggered (DET), low power, near-threshold
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要