谷歌Chrome浏览器插件
订阅小程序
在清言上使用

FPGA Implementation of pAsynch Design Paradigm

2019 10th IFIP International Conference on New Technologies, Mobility and Security (NTMS)(2019)

引用 0|浏览12
暂无评分
摘要
Information leakage through physical channels is a major security vulnerability for embedded hardware. Power analysis is a well known technique used for side channel attacks. This paper overviews a new design paradigm, dubbed pAsynch, recently proposed by our group as an effective circuit level countermeasure against Power Analysis Attacks. pAsynch utilizes both the internal state and random signals to uniformly spread the information-carrying energy within the clock period. This paper is based on previous publications discussing pAsynch in detail and focuses on the practical implementation of pAsynch protection scheme on FPGA, overcoming some of the inherent challenges associated with the clocking scheme that is the basis of this technique. We show that pAsynch can provide h/w security with low overhead, making it suitable for energy/area constrained applications.
更多
查看译文
关键词
hardware security,information leakage,pAsynch,pseudo asynchronous,side channel,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要