Reduction of the Hysteresis Voltage in Atomic‐Layer‐Deposited p‐Type SnO Thin‐Film Transistors by Adopting an Al 2 O 3 Interfacial Layer

ADVANCED ELECTRONIC MATERIALS(2019)

Cited 23|Views12
No score
Abstract
The origin of hysteresis in the drain-source current (I-DS)-gate-source voltage (V-GS) characteristics of atomic-layer-deposited (ALD) p-type SnO thin-film transistors (TFTs) is examined by adding ALD Al2O3 interfacial layers (IL) between the SnO channel layer and the SiO2 gate insulator (GI) layer. SnO TFTs with SiO2 GI exhibit a large hysteresis voltage (V-hy) due to the trap state density near the interface between the SnO active layer and the SiO2 GI (known as the border trap). Both experimental results and theoretical calculations show that the origin of border traps is the SnSi+0 gap states in SiO2, which is induced by the Sn diffusion into the SiO2 layer. The use of Al2O3 films as ILs suppresses this diffusion. The effectiveness, however, is dependent on the thickness, crystallinity, and density of the Al2O3 films. The V-hy of the SnO TFTs can be decreased when the thickness and density of the ILs is increased if the amorphous structure of the Al2O3 IL is maintained after the rapid thermal annealing process. p-Type ALD SnO TFTs with optimum ILs exhibit a high on-off ratio of I-DS (1.2 x 10(5)), high field-effect mobility (1.6 cm(2) V-1 s(-1)), and a small V-hy (0.2 V).
More
Translated text
Key words
Al2O3,interfacial layers,hysteresis voltage,oxide thin-film transistors,tin monoxide,trap states
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined