谷歌浏览器插件
订阅小程序
在清言上使用

24-Gb/s Input-Data-Independent Clock and Data Recovery Utilizing Bit-Efficient Braid Clock Signaling With Fixed Embedded Transition for 8K-UHD Intrapanel Interface

IEEE Solid-State Circuits Letters(2019)

引用 4|浏览3
暂无评分
摘要
Input-data-independent clock and data recovery (CDR) employing bit-efficient braid clock signaling (BCS) for raw data transmission is presented for a point-to-point post-8K ultrahigh-definition (UHD) intrapanel interface at 24 Gb/s. The effect of input data pattern on CDR is analyzed, and the proposed bit-efficient BCS scheme for phase-locked loop (PLL)-based CDR eliminates the jitter-peaking dependency on the input data pattern. The removal of this dependency with the proposed BCS scheme decreases the loop filter size without jitter peaking and the bit error rate (BER). The prototype CDR has been fabricated using a 28-nm CMOS process and occupies an area of 0.024 mm 2 . The 24-Gb/s PLL-based CDR design with the BCS scheme consumes 13.4 mW. The CDR with BCS scheme achieves a recovered clock long-term jitter of 5.11 ps $_{\text{rms}}$ /37.5 ps $_{\text{p-p}}$ and a reduction in jitter peaking of 27 dB with a small-sized loop filter and six repeated consecutive identical digits in the stream of a PRBS7 pattern.
更多
查看译文
关键词
Clocks,Encoding,Jitter,Stability analysis,Receivers,Solid state circuits,Circuit stability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要