Design And Verification Of Universal Evaluation System For Single Event Effect Sensitivity Measurement In Very-Large-Scale Integrated Circuits

IEICE ELECTRONICS EXPRESS(2019)

引用 5|浏览13
暂无评分
摘要
A flexible and multipurpose Single Event Effects (SEEs) testing system was developed for evaluating the reliability of nanoscale Very Large Scale Integrated Circuit (VLSI). The accurate detection, comparation and classification of latch-up, upset, and functional interrupt were achieved. In host PC part, two customized software systems were developed, including the Procise for maximal resources occupation and a C-# based visual control interface for real-time communication. For hardware, a motherboard-daughterboard system guaranteed testing performance and kept its compatibility throughout testing. The fault injection and Ta-181(31+) irradiation results indicated the validity of proposed measurements and the stability of hardware operation. Importantly, the high anti-irradiation performance of device was also verified.
更多
查看译文
关键词
FPGA, single event effects, heavy ions, irradiation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要