Parasitic Resistance Reduction Strategies For Advanced Cmos Finfets Beyond 7nm

2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)(2018)

引用 35|浏览45
暂无评分
摘要
This work thoroughly investigates the external parasitic resistance in advanced FinFET technology. The optimization of the parasitic resistance is systematically examined in terms of 1) source/drain epi resistance, 2) contact resistance and 3) middle of line metal stud resistance. Various resistance reduction knobs have been experimentally explored in these three aspects and low contact resistivity of 1 x10(-9) and 7 x10(-10)Omega.cm(2) have been demonstrated on transistor level for NFET and PFET. By combining all the parasitic resistance reduction strategies, more than 70% and 60% reductions [1] in external parasitic resistance have been realized on NFET and PFET, respectively.
更多
查看译文
关键词
parasitic resistance reduction strategies,advanced FinFET technology,line metal stud resistance,PFET,NFET,source-drain epi resistance,advanced CMOS FinFET,contact resistivity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要