Chip Variability Mitigation Through Continuous Diffusion Enabled By Euv And Self-Aligned Gate Contact

2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT)(2018)

引用 0|浏览10
暂无评分
摘要
The diffusion break (DB) induced layout effect is one of the major culprits for device variability and deteriorators for chip Vmin and Iddq. For the first time, the performance and leakage impacts from varied types of diffusion breaks are quantified at the device and chip critical path levels. The continuous diffusion with gate tie-down stands out as the best choice due to the superior N/P balance and lower variability caused by the layout effect. To implement the continuous diffusion at the advanced FinFET technology node, careful physical design at cell boundary is crucial, which is enabled by EUV to solve the contact via color conflict and by self-aligned gate contact (SAGC) to mitigate the gate to diffusion leakage risk.
更多
查看译文
关键词
EUV,self-aligned gate contact,diffusion break,layout effect,leakage impacts,chip critical path levels,gate tie-down,diffusion leakage risk,chip variability mitigation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要