Programmable Memristive Threshold Logic Gate Array

2018 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)(2018)

引用 2|浏览2
暂无评分
摘要
This paper proposes the implementation of programmable threshold logic gate (TLG) crossbar array based on modified TLG cells for high speed processing and computation. The proposed TLG array operation does not depend on input signal and time pulses, comparing to the existing architectures. The circuit is implemented using TSMC 180nm CMOS technology. The on-chip area and power dissipation of the simulated 3 × 4 TLG array is 1463μm 2 and 425μW, respectively.
更多
查看译文
关键词
programmable memristive threshold logic gate array,programmable threshold logic gate crossbar array,modified TLG cells,high speed processing,TLG array operation,time pulses,TSMC 180nm CMOS technology,simulated 3 × 4 TLG array,size 180.0 nm,power 425.0 muW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要