Modulation of Within-Wafer and Within-die Topography for Damascene Copper in Advanced Technology

Wei-Tsu Tseng, Tien-Jen Cheng,Shafaat Ahmed,Jusang Lee, Frieder H. Baumann

2018 IEEE International Interconnect Technology Conference (IITC)(2018)

引用 1|浏览1
暂无评分
摘要
A novel copper electroplating and CMP process was developed to effectively modulate the within-wafer and within-die nanoscale topography. The feasibility of this new metallization is demonstrated on a 64nm pitch product with an equivalent defect level, lower and tighter distribution in resistance and trench height. It's believed to be extendable to other advanced nodes for a sizable reduction in copper overburden which saves CMP polish cycle time from the plan-of-record time.
更多
查看译文
关键词
Copper damascene plating,Cu CMP,topography,within-die non-uniformity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要