Chrome Extension
WeChat Mini Program
Use on ChatGLM

Hardware Solution For Implementing The Entire Inverse Idcts In Hevc Decoder

Hamid Reza Nayeri,Farzad Zargari

INTERNATIONAL JOURNAL OF ELECTRONICS(2018)

Cited 1|Views6
No score
Abstract
Video compression performance of High Efficiency Video Coding (HEVC) is about twice of H.264/AVC video compression standard. The improvement in coding efficiency in HEVC is achieved by considerable increase in the computational load compared to H.264/AVC which is substantially very computational intensive. One of the units in HEVC which has changed considerably compared to H.264/AVC is Integer Discrete Cosine Transform (IDCT) unit. IDCT in HEVC standard includes 32x32, 16x16, 8x8 and 4x4 transforms. In this paper, a hardware solution for implementing the entire inverse IDCTs in HEVC decoder is proposed. The proposed hardware has a resource-sharing pipelined architecture. As a result, the hardware resources and computation time for implementing inverse IDCTs in HEVC decoder are reduced. Synthesis results by using NanGate OpenPDK 45nm library indicate that the proposed hardware can achieve 222MHz clock rate and can achieve real-time decoding of 4096x3072 video sequences with 70 fps.
More
Translated text
Key words
HEVC, IDCT, hardware implementation, video coding
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined