First Measurements Of A Prototype Of A New Generation Pixel Readout Asic In 65 Nm Cmos For Extreme Rate Hep Detectors At Hl-Lhc

2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD)(2016)

引用 2|浏览50
暂无评分
摘要
A first prototype of a readout ASIC in CMOS 65 nm for a pixel detector at High Luminosity LHC is described. The pixel cell area is 50x50 mu m(2) and the matrix consists of 64x64 pixels. The chip was designed to guarantee high efficiency at extreme data rates for very low signals and with low power consumption. Two different analogue front-end designs, one synchronous and one asynchronous, were implemented, both occupying an area of 35x35 mu m(2). ENC value is below 100 e(-) for an input capacitance of 50 IF and in-time threshold below 1000 e(-) Leakage current compensation up to 50 nA with power consumption below 5 mu W. A ToT technique is used to perform charge digitization with 5-bit precision using either a 40 MHz clock or a local Fast Oscillator up to 800 MHz.Internal 10-hit DAC's are used for biasing, while monitoring is provided by a 12-bit ADC. A novel digital architecture has been developed to ensure above 99.5% hit efficiency at pixel hit rates up to 3 GHz/cm(2), trigger rates up to 1 MHz and trigger latency of 12.5 mu s. The total power consumption per pixel is below 5 mu W. Analogue dead-time is below 1%. Data are sent via a serializer connected to a CMOS-to-SLVS transmitter working at 320 MHz. All IP-blocks and front-ends used are silicon-proven and tested after exposure to ionizing radiation levels of 500-800 Mrad.The chip was designed as part of the Italian INFN CHIPIX65 project and in close synergy with the international CERN RD53 and was submitted in July 2016 for production. Early test results for both front-ends regarding minimum threshold, auto-zeroing and low-noise performance are high encouraging and will be presented in this paper.
更多
查看译文
关键词
generation pixel readout ASIC,extreme rate HEP detectors,HL-LHC,pixel detector,High Luminosity LHC,pixel cell area,high efficiency,extreme data rates,low signals,low power consumption,different analogue front-end designs,ENC value,input capacitance,in-time threshold,current compensation,ToT technique,charge digitization,5-bit precision,local Fast Oscillator,internal 10-bit DAC,novel digital architecture,total power consumption,analogue dead-time,CMOS-to-SLVS transmitter,front-ends,Italian INFN CHIPIX65 project,international CERN RD53,low-noise performance,pixel hit rates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要