A mixed-radix pipeline FFT processor with trivial multiplications for LTE uplink

2016 IEEE International Symposium on Consumer Electronics (ISCE)(2016)

引用 0|浏览2
暂无评分
摘要
This paper presents a pipelined fast Fourier transform (FFT) processor consisting of radix-2, 3 and 5 for prime-sized discrete Fourier transform (DFT). The FFT processor does not require memory storing the twiddle factors or complex multiplications. It is adaptable for 34 kinds of the FFT length with a trivial multiplications and multiplexing of data in the LTE uplink. The proposed architecture reduces hardware complexity 32 %, and shows 737 Mbps throughput.
更多
查看译文
关键词
Mixed-radix,Fast Fourier Transform,Discrete Fourier Transform,LTE
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要