Optimization of access latency in DRAM

2016 International Conference on Computing, Electronic and Electrical Engineering (ICE Cube)(2016)

引用 0|浏览9
暂无评分
摘要
Modern digital systems, which involve high data computations, suffer from high memory access latency; thus, latency becomes a core issue in the performance enhancement of these advance digital machines. Different factors are behind the high latency of advance digital systems. Approaches like array binding and allocation, code rewriting, and others are adopted to reduce the overall latency of these systems. In this paper, we explore new dimensions to achieve maximum latency optimization in applications that involve extensive memory access. The proposed algorithm of idle/slack time management utilizes empty slots in memory access of different memory modules by appropriately activating upcoming commands in advance. The optimization of latency is further increased by incorporating the multi-way conflict resolution algorithm in second stage and followed by the use of advance dynamic buffers in third stage. Our successive three stages approach of adopting slack time management, multi-way partitioning using min-cut algorithm, and the use of advance dynamic buffers yields better results. Comparison of the experimental results with different benchmarks shows that our proposed technique optimizes the existing page-mode technique by 9%. Hence, adopting this proposed optimization strategy significantly reduces overall latency of modern digital systems.
更多
查看译文
关键词
access latency optimization,DRAM,digital system,data computation,memory access latency,performance enhancement,digital machines,array binding,allocation,code rewriting,extensive memory access,idle time management,slack time management,memory modules,multiway conflict resolution algorithm,dynamic buffer,multiway partitioning,min-cut algorithm,page-mode technique
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要