Photolithography Study For Advanced Packaging Technologies
2016 International Conference on Electronics Packaging (ICEP)(2016)
Abstract
In recent years, demand for high density integration of semiconductor chips has steadily increased due to miniaturization and high-performance requirements of electronics including Smartphones and Tablet PCs. In addition to 3D integration using Through Silicon Via (TSV) technology and 2.5D integration technology using silicon interposers, Fan-Out Wafer Level Packaging (FOWLP) using redistribution processes over chip size has become a hot topic these days.Canon has identified key challenges that must be solved for success of high density integration technologies into mass production and to meet these challenges, Canon developed the FPA-5510iV i-line lithography tool which is now widely used at customer sites.In this paper, we will explain details of FPA-5510iV features that support high density integration, additional challenges that must be solved for successful implementation of high-density integration technologies in mass production and Canon's efforts to solve the remaining challenges.
MoreTranslated text
Key words
TSV,3D integration,2.5D integration,FOWLP,i-line lithography tool
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined